

# A Sepic Converter with Linear Transformer and **Ripple Free Output for Wide Range Input** Applications

### Kirthi.C.S<sup>1</sup>, Karthik.Sitapati<sup>2</sup>

PG Student, Power electronics, Dayananda Sagar College of Engineering, Bangalore, India<sup>1</sup>

Professor, EEE department, Dayananda Sagar College of Engineering, Bangalore, India<sup>2</sup>

Abstract: A linear transformer based SEPIC converter with ripple free output is proposed in this paper. The topology utilizes a linear transformer in order to obtain optimized magnetics The conventional power factor correction(PFC) single ended primary inductor converter(SEPIC) topologies proposed so far have achieved low conduction losses and reduced input ripple current but they have failed to achieve optimized magnetics. In addition input current ripple and the voltage stresses across the switches is reduced by utilizing a clamping capacitor across the switch. A detailed analysis is carried out on MATLAB/SIMULINK platform and the various results are tabulated and analyzed. The hardware prototype model of proposed topology is designed and implemented for the input voltage of 24/55 v DC for which the expected output voltage 150v DC with the circuit efficiency of 94% is achieved.

**Keywords:** power electronics, power factor correction (PFC), bridgeless converter, single ended primary inductor converter (SEPIC)

#### I. INTRODUCTION

There has been an increasing demand for high power factor converters perform better at light load owing to a wide and low total harmonic distortion (THD) in the current range of choices of lower voltage rated semiconductor drawn from the utility. With the precise requirement of the devices and reduction of losses and sizes of isolation power quality, power factor correction significant efforts transformers. However, since the input current of the PFC have been made in the development of PFC converters. buck converter has dead angles during the time intervals These kinds of converters generally have full bridge diode when the input voltage, there is a strong tradeoff between rectifier on an input side so the conduction losses occur at the power factor and output voltage selection. the input side where the full bridge diode is present. In order Therefore in order to overcome the disadvantage of the PFC to overcome this problem the full bridge diode is eliminated boost and buck converter, SEPIC converters is proposed in and bridgeless converters are introduced. The boost this paper. It is used to obtain high power factor regardless converter topology has been widely used as a PFC of its output voltage which can be stepped down or up converter because of its simplicity and high power accordingly. SEPIC converters have been adopted for many capability. It can be used with the universal input voltage applications such as high power factor correction, range. semiconductor voltage drops in the current flow path. To several drawbacks such as increase the converter efficiency bridgeless boos rectifiers • were introduced. The conduction losses are reduced by • reducing the number of semiconductor devices that conduct current from the source to the load. However, the output diode operated in high voltage has severe reverse recovery problems due to high diode forward current and high output voltage. As the switching frequency increases,, the large reverse recovery currents of the output diodes effect the switches in the form of additional turn on losses and also In order to overcome the above mentioned drawbacks a produce electromagnetic interference (EMI) noises. The major disadvantage of using boost converter is that its output voltage should be higher than its peak input voltage.

Relatively low output voltage of PFC converter is required in many applications such as switched mode power supplies.

Therefore in order to overcome the disadvantages of the PFC boost converter, PFC buck converters are introduced. These converters are more suitable for many applications due to their low output voltage range. Moreover buck

The boost converter always uses three photovoltaic system and LED lightening. However it has

- High voltage stresses of power semiconductor devices
- Low efficiency due to hard switching operation of the power switches
- Electromagnetic interference noises are significant in high-frequency operation
- A bulk inductor should be used to minimize the current ripple.

"Linear transformer based SEPIC converter with ripple free output for variable input application" is developed in this project. It mainly consists of a linear transformer which will overcome the disadvantage of using three magnetic components in order to reduce the current ripple and the high voltage stresses of the switches can be reduced by using a clamping capacitor across the switch.

Therefore due to the reduced ripple and voltage stresses of the power semiconductor devices the efficiency is improved.



#### **II. PROPOSED TOPOLOGY**

The proposed linear transformer based SEPIC converter A. Region of operation topology consists of a linear transformer; it is another The converter operates in three modes namely, excellent technique applied in high voltage step up applications by adjusting the turns ratio of the transformer. 1) Mode  $1(t_0, t_1)$ : The capacitor  $C_2$  is added across the switch to reduce the During this mode the switch  $S_1$  is turned ON, the tertiary switching losses. Diodes  $D_1$  and  $D_2$  are the input rectifiers winding of the transformer is charged and the current is and operate like a conventional SEPIC PFC converter. The induced in the primary and the secondary winding of the other components  $C_1, L_1, D_0$  and  $C_0$  are similar to those of transformer. conventional SEPIC converter. It is assumed that the converter operates in discontinuous conduction mode Therefore the diode  $D_1$  is forward biased and the capacitor (DCM). The converter operation is analyzed during one  $C_1$  and the inductor  $L_1$  is charged. Hence the inductor  $L_1$  is switching period in the positive half line cycle of the input fully charged. The capacitor  $C_0$  supplies to the load. The voltage. The circuit arrangement is shown in fig 1.



Figure 1: A linear transformer based SEPIC converter The advantages of using this topology are-

- 1) Closest to UPF is achieved.
- 2) Conversion efficiency is better compared to others.
- 3) achieved by using effective clamping technique.

4) The proposed linear transformer based SEPIC converter follows operates in three modes, in one switching period. Before  $t_0$ , the switch  $S_1$  and diode  $D_0$  are turned off and the switch  $S_2$  is conducting. The theoretical waveform of the proposed converter is shown in fig 2





### **III. OPERATION OF A PROPOSED CIRCUIT**

current  $i_s$  increases from its minimum value  $-I_{s2}$  linearly as follows.

$$\dot{l}_{s}(t) = -I_{s2} + \frac{(1-n)V_{in}}{L_{s}} (t - t_{0}) \dots (1)$$

#### 2) Mode $2(t_1, t_2)$ :

During this mode the switch  $S_1$  is turned OFF and the switch S<sub>2</sub> is turned on. The inductor L<sub>1</sub> which was charged previously in mode 1 will now start to discharge thus forward biasing the diode D<sub>o</sub>.

The capacitor C<sub>o</sub> is fully charged and supplies the load. The capacitor  $C_2$  and diode  $D_3$  are connected across the switch  $S_2$  in order to reduce the stress across the switch  $S_2$  by performing ZVS operation.

Low voltage stress across the main switch is The capacitor C2 also opposes the change in voltage. Therefore a ripple free current is fed into the inductor  $L_1$ . The ripple is further reduced due to ZVS operation The current  $i_s$  decreases from its maximum value linearly as

$$i_{s}(t) = I_{s1} - \frac{(1-n)V_{in}}{L_{s}}(t - t_{1}) \dots (2)$$

#### 3) Mode 3 $(t_2, t_0)$ :

This is a transition mode where switch  $S_2$  is about to turn off and switch  $S_1$  to turn on. By the end of this mode the switch  $S_2$  will be turned off and switch  $S_1$  will be turned on. The output capacitor C<sub>o</sub> supplies to the load.

In all the modes of operation the diode  $D_2$  is reverse biased in order to ensure a continuous flow of current into the linear transformer and also to avoid the reverse flow of current into the switch S<sub>2</sub> which may cause damage to the switch











3(c)

Figure 3: shows the mode of operation of proposed circuit (a) Mode1, (b) Mode 2, (c) Mode 3

#### VI. DESIGN PROCEDURE

#### A. Design Specification:

Design specifications of the proposed converter are as follows:

- 1) Main voltage  $V_{in} = 55V_{dc}$ ;
- 2) DC output voltage:  $V_o = 150V$
- 3) Maximum output power:  $P_{out} = 250W$
- 4) Switching frequency:  $f_{SW} = 100 \text{KHz}$

#### **B. Rating of switching devices**

In this proposed circuit, the voltage stresses of all the switching devices are equal to the sum of the maximum input voltage and output voltage as follows

The current stresses across the diode is given as follows

$$I_{D,max} = I_{D1} = I_{D2} = \left[\frac{2-n}{l_s}\right] \sqrt{\frac{4P_o l_s}{f_{sw}}}....(4)$$

#### C. Clamping capacitor

As the switches conduct, they develop voltage stresses across them, thus a clamping capacitor is used across the main switch in order to reduce the stress across the switch and is given as follows.

$$C_2 = \frac{D}{R\left(\frac{\Delta V_o}{V_o}\right)f}.$$
(5)

Copyright to IJARCCE

The voltage across the switch  $S_1$  is same as that of the diode voltage but the voltage across the  $S_2$  should be less when compared switch  $S_1$  because of the clamping effect, the voltage stress across the switch  $S_1$  is reduced

#### **D**.Conditions to operate in DCM

In order to guarantee that the proposed converter operate in DCM mode the inequality of  $\Delta_1 < 1$  - D must be satisfied. The voltage gain can be extended greatly without an extreme duty cycle as turns ratio of the transformer increase which makes the converter suitable for high step up and high power conversion. Duty cycle is obtained as following inequality.

$$V_o = \frac{1}{(1-D)} V_{in}$$
.....(6)

#### E. Average inductor current

The average current flowing through the inductor is given as follows

$$I_{L1} = \frac{V_0^2}{V_{in}R}....(7)$$
  
$$\Delta i_{L1} = \frac{V_{in}D}{L_1 f}...(8)$$

#### F. Output capacitor

As the output ripple voltage is two times the input line frequency the output capacitor  $C_o$  should be large enough to minimize the output voltage ripple  $\Delta V_o$ . Therefore,  $C_o$  can be obtained from the following equation

$$C_{o} = \frac{P_{0}}{4fV_{0}\Delta V_{o}}....(9)$$

## IV. SIMULATION

#### A. Circuit Arrangement:

The main aim of this project is to improve the voltage gain and efficiency and to reduce the ripple by using a linear transformer. Active clamp technique is adopted to reduce the voltage stresses. The simulation work is done in MATALB SIMULINK. The output voltage of 150v is obtained and simulation diagram is shown in fig 4



Figure 4: Circuit Arrangement in MATLAB Simulation Package

- 1. The fig 5 shows the proposed linear transformer based SEPIC converter for ripple free input current for a wide input range.
- 2. A clamping capacitor and a diode are used a cross switch  $S_2$  for ZVS operation in order to reduce the stress
- 3. The value of output capacitor is reduced further so that the hardware is no more bulky
- 4. The waveforms of output voltage, output current and output power are shown below



#### C. Simulation Results:

The figure 5 shows the simulation results of input voltage, output current, output power for the proposed linear transformer based SEPIC converter respectively as shown below.



converter.

(a) Waveform for 55V input (b) Waveform for output current (c) Waveform for 150V output voltage (d) Waveform for 250W output power

Figure 5(a) shows the simulation results obtained for a input voltage of 55v.And the figure 5(b) shows the simulation results for output current of 1.6amps.And figure 5(c) shows the simulation results for output voltage 150V and figure input voltage range. In future more advanced control 5(d) shows the simulation results for output power of 250W techniques can be used to improve the performance and which is greater than the conventional converter respectively



6(b) Figure 6: Shows the measurement results of proposed circuit (a) Power Factor, (b) Efficiency

Load [W]

In fig 6 (a), the power factor is measured more than 0.995 in the converter as shown in Fig.6(a). In addition, Fig.6(b) shows the measured efficiency of the bridgeless SEPIC PFC in and the proposed converter. When the same gate signals in are applied to the switches, the efficiency of the proposed converter is similar to that of the conventional converter. When the proposed gate signals a are applied to the switches, the efficiency is improved compared with the conventional converter

#### VI. CONCLUSION

A linear transformer based SEPIC with ripple free output for variable input application is presented in this project.ZVS soft switching is achieved for the switches during the whole switching transition. The linear transformer reduces the reverse recovery losses. By employing linear transformer the voltage gain can be greatly extended and the switch voltage stresses are far lower than the output voltage and high performance MOSFETS available to reduce the conduction losses in high input application. Finally the converter is designed to show the converter performance and experimental result. The advantage of the proposed topology

It produces considerably more current and voltage. High weighted efficiency than conventional converter. Wide efficiency of the system.

### V. MEASUREMENT RESULTS

Copyright to IJARCCE



#### ACKNOWLEDGEMENT

I would like to thank my teachers, parents and my friends for helping me out with this paper. It wouldn't have been possible without them.

#### REFERENCES

- W.-Y. Choi, J.-M. Kwon, E.-H. Kim, J.-J. Lee, and B.-H. Kwon, "Bridge-less boost rectifier with low conduction losses and reduced diode reverse-recovery problems," *IEEE Trans. Ind. Electron.*, vol. 54, no. 2, pp. 769–780, Apr. 2007.
- [2] L. Huber, Y. Jang, and M. M. Jovanovic, "Performance evaluation of bridgeless PFC boost rectifiers," *IEEE Trans. Power Electron.*, vol. 23, no. 3, pp. 1381–1390, May 2008
- [3] Y. Jang and M. M. Jovanovic, "A bridgeless PFC boost rectifier with optimized magnetic utilization," *IEEE Trans. Power Electron.*, vol. 24, no. 1, pp. 85–93, Jan. 2009.
- [4] B. Su and Z. Lu, "An interleaved totem-pole boost bridgeless rectifier with reduced reverse recovery problems for power factor correction," *IEEE Trans. Power Electron.*, vol. 25, no. 6, pp. 1406–1415, Jun. 2010
- [5] E. H. Ismail, "Bridgeless SEPIC rectifier with unity power factor and reduced conduction losses," *IEEE Trans. Ind. Electron.*, vol. 56, no. 4, 1147–1157, Apr. 2009
- [6] M. K. H. Cheung, M. H. L. Chow, and C. K. Tse, "Practical design and evaluation of a 1 kW PFC power supply based on reduced redundant power processing principle," IEEE Trans. Ind. Electron., vol. 55, no. 2,pp. 665–673, Feb. 2008.
- [7] M. Mahdavi and H. Farzanehfard, "Bridgeless SEPIC PFC rectifier with reduced components and conduction losses," *IEEE Trans. Ind. Electron.*, vol. 58, no. 9, pp. 4153–4160, Sep. 2011
- [8] E. H. Ismail, A. J. Sabzali, and M. A. Al-Saffar, "Buck-boost-type unity power factor rectifier with extended voltage conversion ratio," *IEEE Trans. Ind. Electron.*, vol. 55, no. 3, pp. 1123–1132, Mar. 2008.
  J. P. R. Balestero, F. L. Tofoli, R. C. Fernandes, G. V. Torrico-Bascope, and F. J. M. de Seixas, "Power factor correction boost converter based on the three-state switching cell," *IEEE Trans. Ind. Electron.*, vol. 59, no. 3, –1577, Mar. 2012A.
- [9] T. J. Liang, L. S. Yang, and J. F. Chen, "Analysis and design of a singlephase ac/dc step-down converter for universal input voltage," *IET Electr. Power Appl.*, vol. 1, no. 5, pp. 778–784, Sep. 2007.
- [10] H. -L. Do, "Single-switch buck converter with a ripple-free inductor cur-rent," J. Power Electron., vol. 11, no. 4, pp. 507–511, Jul. 2011M.